Simulator offers low-power verification productivity improvements by upto 30 percent

Technology News |
By eeNews Europe

The 13.1 release of Cadence Incisive Enterprise Simulator addresses low-power verification challenges for advanced modeling, debug, power format support and to provide faster verification for today’s most complex SoCs.

The new debug features in Incisive SimVision Debugger provide simple visualization and interactive debug of both complex text-based power intent standards. Other simulator enhancements include additional SystemVerilog support and faster elaboration to turn around simulation jobs much more quickly.  Enhanced support for CPF and newly added support of IEEE 1801 will make these enhancements available to all low-power engineers.

“We successfully ran the Unified Power Format (IEEE 1801 / UPF) simulation with the Incisive Enterprise Simulator to identify power domains, verify isolation, and more,” said David Vincenzoni, R&D design manager at STMicroelectronics. “The tool works well and we applaud Cadence for adding the new advanced verification capabilities and IEEE 1801 support that will help speed the completion of our low-power SoCs.”

Visit Cadence at


Linked Articles
eeNews Power